Massachusetts Institute of Technology Instrumentation Laboratory Cambridge, Massachusetts TO: AGC4 Distribution FROM: Hugh Blair-Smith DATE: September 30, 1965, Revised July 1, 1966 SUBJECT: AGC4 MEMO # 9 - Block II Instructions ### TABLE OF CONTENTS | Introduction | ) | |-----------------------------------------------|-----| | Memory 3 | } | | Basic Instructions 3 | 3 | | Extracode Instructions 1 | l 1 | | Implied-Address Codes | 15 | | Unprogrammed Sequences | ? 1 | | Address Constant Formats | 25 | | Control Pulse Definitions | ?7 | | Condensed List of Programmable Instructions 3 | 34 | | Pulse Sequences | 35 | ### Introduction This document supercedes all revisions of and appendices to AGC4 Memo # 8, "Block II Instructions, Revised". The format has been changed to include more information for YUL-language programmers and to include the engineering details formerly relegated to appendices. A new descriptive section on unprogrammed sequences has been added. Some confusion has arisen about the nature of channel numbers or addresses. Channel addresses should be used just like memory addresses in programming, that is, regarding the channels as a third category of memory, distinct from E and F. The fact that the numbers used as channel addresses coincide with some of the numbers used as memory addresses should cause no confusion, because the addresses in In/Out instructions are always channel addresses, and the addresses in other instructions are always memory addresses. In fact, the coincidence is put to good use: the L register is accessible both at memory address 0001 and at channel address 01. In YUL language, symbols may be equated to channel addresses as well as memory addresses. The only distinction made by the assembler is that addresses of In/Out instructions have a theoretical maximum of 777. ### Memory Block II differs significantly from Block I in register and memory layout and in addressing. The LP register has been renamed L because it is a lower accumulator in every sense. The IN and OUT registers no longer have addresses in memory, but are eferenced with 9-bit channel addresses by the seven input/output instructions (code 10). Channel assignments are given in Digital Development Memo #254, Revision A (Sept. 7, 1965). Figures 1 and 2 show the arrangement of addresses. The erasable banks use local addresses 1400-1777. The fixed banks use local addresses 2000-3777. Figure 3 explains the bank-switching and editing registers. ### Basic Instructions Figure 4 shows the relationships among the operation codes, with alternate spelling in brackets. Subscripts are running times, in MCT EXTEND time of 1 MCT is not included in extracode times. Code 00. I: TC K Transfer Control 1 MCT $K \neq 3, 4, 6$ Set c(Q) = TCI + 1; Take next instruction from K and proceed from there. Remarks: Alternate spelling is TCR, for Transfer Control setting up Return. ### ARRANGEMENT OF ADDRESSES | OCTAL PSEUDO-<br>DDRESS | REGISTER<br>NAME | REMARKS | TYPE | |-------------------------|------------------|------------------------------|-------------| | 00000 | A | | | | 00001 | L | (also channel 01) | | | 00002 | Q | (also channel 02) | | | 00003 | EB | Erasable Bank Register | Flip-flop | | 00004 | FB | Fixed Bank Register | registers | | 00005 | Z | | | | 00006 | ВВ | Both Bank Registers | | | 00007 | | Zeros | | | 00010 | ARUPT . | xRUPT = Storage for x | | | 00011 | LRUPT | during Interrupt; | | | 00012 | QRUPT | ZRUPT & BRUPT stored | | | 00013 | (spare) | automatically. | | | 00014 | (spare) | | | | 00015 | ZRUPT | | 2040 words | | 00016 | BBRUPT | | of Erasable | | 00017 | BRUPT | (RIP) | <b>\</b> | | 00020 | CYR | Cycle Right 1 Bit | | | 00021 | sr | Shift Right 1 Bit | | | 00022 | CYL | Cycle Left 1 Bit | | | 00023 | EDOP | Edit (Polish) Opcode | | | 00024-00057 | Counters | | | | 00060-01377 | Unswitched Era | asable | | | 01400-03777 | 5 Erasable Bar | nks @ 256 words (See Fig. 2) | | | 04000 -up | Fixed (See Fig | . 2) | Fixed | Fixed and Erasable Bank-Switching (Fig. 2) | Octal Pseudo-<br>Address | Memory<br>Type | Erasable<br>Bank Reg. | Fixed<br>Bank Reg. | Fixed Ex-<br>tension bit<br>(channel 7) | S-Reg.<br>Value | |--------------------------|----------------|-----------------------|--------------------|-----------------------------------------|-----------------| | 00000-01377 | (Note 1) | x | xx | x | 0000-1377 | | 00000-00377 | (Note 1) | 0 | xx | x | 1400-1777 | | 00400-00777 | Unswitched E | 1 | xx | <b>x</b> | 1400-1777 | | 01000-01377 | Unswitched E | 2 | XX | x | 1400-1777 | | 01400-01777 | Switched E | 3 | XX | , , <b>x</b> | 1400-1777 | | 02000-02377 | Switched E | 4 | xx | x | 1400-1777 | | 02400-02777 | Switched E | 5 | xx | x | 1400-1777 | | 03000-03377 | Switched E | 6 | XX | x | 1400-1777 | | 03400-03777 | Switched E | 7 | xx | , <b>x</b> , | 1400-1777 | | 04000-07777 | Fixed-fixed | x | xx | x | 4000-7777 | | 10000-11777 | Common fixed | x | 00 | x | 2000-3777 | | 12000-13777 | Common fixed | × | 01 | <b>x</b> | 2000-3777 | | 04000-05777 | Fixed-fixed | x | 02 | <b>x</b> | 2000-3777 | | 06000-07777 | Fixed-fixed | x | 03 | x | 2000-3777 | | 20000-21777 | Common fixed | x | 04 | x | 2000-3777 | | 22000-23777 | Common fixed | × | 05 | x | 2000-3777 | | | and so or | n through: | | | | | 64000-65777 | Common fixed | x | 26 | x | 2000-3777 | | 66000-67777 | Common fixed | x | 27 | x | 2000-3777 | | 70000-71777 | Super-bank 0 | x | 30 | 0 | 2000-3777 | | 72000-73777 | Super-bank 0 | x | 31 | 0 | 2000-3777 | | | and so o | n through: | • | | | | 106000-107777 | Super-bank 0 | × | 37 | 0 | 2000-3777 | | 110000-111777 | Super-bank 1 | x | 30 | 1 | 2000-3777 | | 112000-113777 | Super-bank 1 | x | 31 | 1 | 2000-3777 | | 114000-115777 | Super-bank 1 | x | 32 | 1 | 2000-3777 | | 116000-117777 | Super-bank 1 | x | 33 | 1 | 2000-3777 | | | - | * | | • | | <sup>(</sup>Note 1) Flip-flop central registers, counters, and unswitched erasable. Central and special-purpose registers will be accessed as E-bank 0 only under exceptional circumstances. ## BANK-SWITCHING AND EDITING REGISTERS | Octal<br>Address | Register<br>Name | Access to Bank-Switching<br>Circuits | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------| | 0003 | EB | 0000EEE00000000 | | 0004 | FB | FFF FF0 000 000 000 | | (Actual Cir | cuits) | S FFFFF EEE | | 0006 | BB | FFF FF 0 000 000 EEE | | Chan. 07 | FEB | 0000000000000 | | | · · · • | | | | 57 | A bank number written into EB or FB | | | - The state of | is automatically available at BB. | | | Magazinia<br>Para<br>Para<br>Magazinia<br>Magazinia | Information written into BB is auto- | | | +41<br> | matically available at EB and FB. | | | AUL)<br>क्रम्ब | | | | | EDITING REGISTER TRANSFORMATIONS | | (bit positions) | | <b>15 14 13 12 11 10 09 08 07 06 05 04 03 02 01</b> | | 0020 | CYR | 01 15 14 13 12 11 10 09 08 07 06 05 04 03 02 | | 0021 | SR | <b>15 15 14 13 12 11 10 09 08 07 06 05 04 03 02</b> | | 0022 | CYL | 14 13 12 11 10 09 08 07 06 05 04 03 02 01 15 | | 0023 | EDOP | 14 13 12 11 10 09 08 | Fig. 3 | 0.7 | | MASK2 | [MSK] | | | MP | | | 17 | |-----|--------------------------------------------------------|---------------------------|-------------|------------------|-----------------------------------------|----------------------------------------|--------------------|---------------------------------------|------| | 90 | | ÁĎ, | | | $^{6}\mathrm{ns}$ | BZMF, 9 | 1 | | . 16 | | 90 | RESUME(17)<br>INDEX <sub>2</sub><br>[NDX] <sup>2</sup> | DXCH <sub>3</sub> | ${ m TS}_2$ | хсн2 | | INDEX | [XQN] | | 15 | | 04 | | CS <sub>2</sub> | | | | DCS | <b>,</b> | | 14 | | 03 | | $CA_{2}$ | [CAF] | CAR | | DCA | ro<br>C | · · · · · · · · · · · · · · · · · · · | 13 | | 03 | DAS <sub>3</sub> | $_{ m LXCH}_{ m z}$ | INCR2 | $\mathtt{ADS}_2$ | ${ m MSU}_2$ | <b>ф</b> хсн <sub>2</sub> | AUG2 | $_{ m DIM}_{ m 2}$ | 12 | | 01 | ccs2 | F<br>F | 1 | | DV <sub>6</sub> | | BZF <sub>1,2</sub> | | ĮĮ. | | 00 | RELINT(3) | EXTEND(6) TC <sub>1</sub> | | | READ <sub>2</sub><br>WRITE <sub>2</sub> | RAND <sub>2</sub><br>WAND <sub>2</sub> | ROR <sub>2</sub> | RXOR <sub>2</sub> | 10 | OPERATION CODES (10-17 are extracodes) Code 00. I: TC K (Special Cases of IC) 1 MCT K = 3, 4, or 6 Set indicator specified by K; Take next instruction from I + 1. Remarks: TC 3 = RELINT (allow interrupt), TC 4 = INHINT (inhibit interrupt), TC 6 = EXTEND (set extracode switch). The extracode switch causes the next instruction to be an extracode. Any extracode except INDEX resets the switch. Interrupt is inhibited while the switch is on. Code 01. I: CCS K Count, Compare and Skip 2 MCT QC0 Set c(A) = DABS[b(K)]; Set c(K) = b(K), editing if K is 0020-0023. Take next instruction from I + 1 if b(K) > + 0; from I + 2 if b(K) = +0; from I + 3 if b(K) < -0; from I + 4 if b(K) = -0. Remarks: The Diminished Absolute Value of an integer x is: DABS(x) = $$\begin{cases} |x| - 1 & \text{if } |x| > 1 \\ + 0 & \text{if } |x| \le 1 \end{cases}$$ Code 01. I: TCF K Transfer Control to Fixed 1 MCT QC1-3 Take next instruction from K and proceed from there. Remarks: QC n denotes Quarter Code n, where n is bits 12 and 11 of the instruction word. Code 02. I: DAS K Double Add to Storage 3 MCT QC 0 Set c(K, K+1) = b(A, L) + b(K, K+1), editing if K or K+1 is 0020-0023; If $K \neq 0$ , Set c(L) = +0 and set c(A) = net overflow; Take next instruction from I + 1. Remarks: If positive (negative) overflow resulted from the double precision addition as a whole, the net overflow is + 1(-1), otherwise it is + 0. Notice that DAS A doubles the contents of the double precision accumulator — implied address code DDOUBL assembles as DAS A. Since the hardware must operate on the low-order operands first, consider DAS as the operation code 20001, to which the address K is added to form the instruction. Code 02. I: LXCH K Exchange L and K 2 MCT QC1 Set c(L) = b'(K); Set c(K) = b(L), editing if K is 0020-0023; Take next instruction from I + 1. Remarks: The prime indicates overflow correction. Code 02. I: INCR K Increment 2 MCT QC2 Set c(K) = b(K) + 1, editing if K is 0020-0023; Take next instruction from I + 1. Remarks: INCR and two other codes, AUG and DIM, are slightly modified counter-increment sequences. Accordingly, if one of this group overflows when addressing a counter for which overflow during involuntary incrementing is supposed to cause an interrupt, the interrupt will happen. This is true also for chain-reaction increments like $T_2$ , which is incremented after an overflow of $T_1$ . It should be noted that all these three instructions, unlike the increment sequences, always operate in ones complement, even when addressing CDU counters. Code 02. I: ADS K Add to storage 2 MCT QC3 Set c(A), c(K) = b(K) + b(A), editing if K = 0020-0023; Take next instruction from I + 1. Code 03. I: CA K Clear and Add 2 MCT Set c(A) = b(K); Set c(K) = b(K), editing if K is 0020-0023; Take next instruction from I + 1. Remarks: Alternate spelling CAF is permitted when referring to fixed memory; alternate spelling CAE is permitted when referring to erasable memory. Code 04. I: CS K Clear and Subtract 2 MCT Set c(A) = -b(K); Set c(K) = b(K), editing if K is 0020-0023; Take next instruction from I + 1. Code 05. I: INDEX K Index Next Instruction 2 MCT QC0 Set c(K) = b(K), editing if K is 0020-0023; K # 0017 Use [b(K) + c(I+1)] as the next instruction. Remarks: The prime indicates overflow correction. Code 05. I: INDEX 0017 Resume Interrupted Program 2 MCT QC0 Set c(Z) = c(0015) K = 0017 Use c(0017) as the hext instruction. Remarks: The implied-address code RESUME assembles as INDEX 17. Code 05. I: DXCH K Double Exchange 3 MCT QC1 Set c(A, L) = b(K, K+1); Set c(K, K+1) = b(A, L), editing if K or K+1 is 0020-0023; Take next instruction from I + 1. Remarks: The final c(L) will be overflow-corrected. The operation code should be treated as 52001 (see DAS, page 8). The implied-address codes DTCF (DXCH FB) and DTCB (DXCH Z) are recognized. The idea is that a DXCH, by changing both Z and one of the bank registers, can be a "double-precision transfer control" that can jump banks and leave a D. P. return address in A and L. Code 05. I: TS K Transfer to Storage 2 MCT QC2 Set c(K) = b(A), editing if K is 0020-0023; If + overflow in b(A), set c(A) = +1 and take next instruction from I + 2; If no overflow in b(A), take next instruction from I + 1. Remarks: TS A guarantees c(A) = b(A) but skips to I + 2 on overflow. Implied-address code = OVSK. Code 05. I: XCH K Exchange A and K 2 MCT QC3 Set c(A) = b(K): Set c(K) = b(A), editing if K is 0020-0023; Take next instruction from I + 1. Code 06. ADDI: AD K 2 MCT Set c(A) = b(A) + b(K); Set c(K) = b(K), editing if K is 0020-0023; Take next instruction from I + 1. Remarks: The OVCTR of Block I has been dropped. Code 07. I: MASK K Mask A by K 2 MCT Set $c(A) = b(A) \wedge c(K)$ ; Take next instruction from I + 11 Remarks: A denotes Boolean AND. Truth table for each bit position of b(A) and c(K): | Α | K | ΑΛΚ | |---|---|-----| | 0 | 0 | 0 | | 0 | 1 | 0 | | 1 | 0 | 0 | | 1 | 1 | 1 | MASK very carefully omits to edit an argument from 0020-0023, in order to aid the interpreter and other software. ### Extracode Instructions Code 10. I: READ KC Rea Read Channel KC 2 MCT PC0 Set c(A) = c(KC), where KC is an in/out channel; Take next instruction from I + 1. Remarks: Code 10 is broken down into seven peripheral codes (PCO-PC6). Each uses a 9-bit address to reference an input/output channel KC. The L register is channel 01, to facilitate fancy logic in an arithmetic register. The Q register is channel 02, for the same reason. Code 10. I: WRITE KC Write Channel KC 2 MCT PC1 Set c(KC) = c(A); Take next instruction from I + 1. Code 10. I: RAND KC Read and Mask 2 MCT PC2 Set $c(A) = b(A) \wedge c(KC)$ ; Take next instruction from I + 1. Remarks: A denotes Boolean AND (see MASK). Code 10. I: WAND KC Write and Mask 2 MCT PC3 Set c(KC), $c(A) = b(A) \wedge b(KC)$ ; Take next instruction from I + 1. Code 10. I: ROR KC Read and Superimpose 2 MCT PC4 Set $c(A) = b(A) \lor c(KC)$ ; Take next instruction from I + 1. Code 10. Code 10. PC5 PC6 Remarks: $\vee$ denotes Boolean Inclusive OR. Truth table for each bit position of b(A) and c(KC): | A | KC | AVKC | | | | |------|------------|---------------------|-----------------------------------|-----|-------| | 0 | 0 | 0 | | - | | | 0 | 1 | 1 | | | | | . 1~ | . 0 | 1 | · . | | | | 1 | 1 | 1 | | | | | | WOR K | | Vrite and Superimpose A) V b(KC); | · . | 2 MCT | | Ta | ke next i | nstructio | n from I + 1. | | | | Se | t c(A) = b | (A) <del>v</del> c( | | | 2 MCT | | 1.5 | ike next i | nstructio | n from $I+1$ . | | | Remarks: $\forall$ denotes Boolean Exclusive OR. Truth table for each bit position of b(A) and c(KC): | • | <u>A</u> | KC | A₩KC | | | |-----------------|----------|-------------------------|---------------------------------------------|------|-------| | .: | 0 | 0 | 0 | | | | | 0 | 1 | 1 | | | | | 1 | 0 | 1 | | • | | | 1 | 1 | 0 | | | | Code 10.<br>PC7 | | UPT<br>machine | e checkout o | nly) | 3 MCT | | Code 11.<br>QC0 | Set | c(A) = b(A<br>c(L) = re | Divide A, L) ÷ c(K); mainder; struction fro | | 6 MCT | Remarks: The signs of the double-length dividend in A and L need not agree. The net sign of the dividend is the sign of b(A) unless $b(A) = \pm 0$ , in which case it is the sign of b(L). The remainder bears the net dividend sign, and the quotient sign is determined strictly be the divisor and net dividend signs. DV does not disturb c(Q), and does not edit an argument from 0020-0023 because there isn't enough time. Code 11 I: BZF K Branch Zero to Fixed 1 or 2 MCT QC 1-3 If $C(A) = \pm 0$ , take next instruction from K and proceed from there (1 MCT); Otherwise, take next instruction from I + 1 (2 MCT). Code 12. I: MSU K\* Modular Subtract 2 MCT QC0 Set c(A) = b(A) + b(K); Set c(K) = b(K), editing if K is 0020-0023; Take next instruction from I + 1. Remarks: O denotes modular subtraction, which forms a signed one's complement difference of two unsigned (modular, or periodic) two's complement inputs. The method is to form the two's complement difference, to decrement it if it is negative, and to take the overflow-uncorrected sum as the result. Code 12. I: QXCH K Exchange Q and K 2 MCT QC1 Set c(Q) = b(K); Set c(K) = b(Q), editing if K is 0020-0023; Take next instruction from I + 1. Code 12. I: AUG K Augment 2 MCT QC2 If $b(K) \ge +0$ , set c(K) = b(K) + 1, editing if K is 0020-0023; If $b(K) \le -0$ , set c(K) = b(K) - 1, editing if K is 0020-0023; Take next instruction from I + 1. Code 12. I: DIM K Diminish 2 MCT QC3 If b(K) > +0, set c(K) = b(K) - 1, editing if K is 0020-0023; If b(K) = +0, set c(K) = b(K), editing if K is 0020-0023; If b(K) < -0, set c(K) = b(K) + 1, editing if K is 0020-0023; Take next instruction from I + 1. Remarks: DIM does not generate output pulses as DINC does. Code 13. I: DCA K Double Clear and Add 3 MCT Set c(A, L) = b(K, K+1); Set c(K) = b(K), editing if K is 0020-0023; Set c(K+1) = b(K+1), editing if K+1 is 0020-0023; Take next instruction from I + 1. Remarks: The final c(L) will be overflow-corrected. The operation code should be treated as 30001 (see DAS, page 8). Code 14. I: DCS K Double Clear and Subtract 3 MCT Set c(A, L) = -b(K, K+1); Set c(K) = b(K), editing if K is 0020-0023; Set c(K-1) - b(K+1), editing if K+1 is 0020-0023; Take next instruction from I + 1. Remarks: DCS A succeeds in complementing the double precision accumulator — implied-address code: DCOM. The final c(L) will be overflow-corrected. The operation code should be treated as 40001 (see DAS page 8). Code 15. I: INDEX K Index Extracode Instruction 2 MCT (See INDEX, page 10). Remarks: This is the only extracode that does not reset the extracode switch. The way to index an extracode (MP, say) is: EXTEND INDEX ADDRWD MP 0 The extension (extracode switch) will stay in force during any n-level nesting of extracode INDEXes. This INDEX will never act as a RESUME. Code 16. I: SU K Subtract 2 MCT QC0 Set c(A) = b(A) - b(K); Set c(K) = b(K), editing if K is 0020-0023; Take next instruction from I + 1. Code 16. I: BZMF K Branch Zero or Minus to Fixed 1 or 2 MCT QC 1-3 If $c(A) \le +0$ , take next instruction from K and proceed from there (1 MCT); Otherwise, take next instruction from I + 1 (2 MCT) Code 17. I: MP K Multiply 3 MCT Set $c(A, L) = b(A) \times c(K)$ ; Take next instruction from I + 1. Remarks: The two words of the product agree in sign. A zero result is positive unless b(A) = +0 and c(K) is non-zero with the opposite sign. MP does not edit an argument from 0020-0023 because there isn't enough time. ### Implied-Address Codes Some operations are defined for only one address value, like RESUME; others have unusual results when addressing central registers. For convenience in using these operation, the YUL System assembler recognizes implied-address codes, written without an address, and fills in the address. These codes are shown in Fig. 5 (alphabetically) and Fig. 6 (by actual code). Brief descriptions follow: Code 00. I: XXALQ Execute Extracode 2 MCT K = 0000 Using A, L and Q Assume that b(A) = 000006 and b(L) is an extracode instruction; Execute the EXTEND in A, the instruction in L, then return to I + 1; leave c(Q) = 000003. Remarks: This is a marginally useful operation because an extracode instruction built up in L could usually be executed better by the sequence: EXTEND. INDEX L 0 Code 00. I: XLQ Execute using L and Q 2 MCT K = 0001 Assume that b(L) is a basic instruction. Execute the instruction in L and, if it is not a successful branch, return to I + 1; Leave c(Q) = 000003. Remarks: Like XXALQ, this operation is marginal. The time (2 MCT) for XXALQ and XLQ includes the TC to A or L and the return TC from Q, but not the time spent in executing c(A) or c(L). Code 00. I: RETURN Return from Subroutine 2 MCT K = 0002 Assume that b(Q) = TC K'; Take the next instruction from K' and proceed from there; Leave c(Q) = 000003. Code 00. I: RELINT Release (allow) Interrupt 1 MCT K = 0003 Allow interrupt after this instruction (subject to the restriction that interrupt cannot occur while there is + over- flow in A); Take next instruction from I + 1. Code 00. I: INHINT Inhibit Interrupt 1 MCT K = 0004 Inhibit interrupt until a subsequent RELINT; Take next instruction from I + 1. Remarks: The inhibition set by INHINT and removed by RELINT is entirely independent of the one set by interrupt and removed by RESUME. Code 00. I: EXTEND Extend Next Instruction 1 MCT K = 0006 Take the next instruction from I + 1 and execute it as an extracode. Remarks: If the next instruction is INDEX (full code 15), the following instruction will be executed as an extracode too. Code 01. I: NOOP No Operation (Fixed) 1 MCT QC 1 - 3 Take the next instruction from I + 1. K = I + 1 Remarks: This is how NOOP is assembled when I is in fixed memory. Code 02. I: DDOUBL Double Precision Double 3 MCT QC 0 Set c(A,L) = b(A,L) + b(A,L); K = 0000 Take next instruction from I + 1. Remarks: If b(A) contains + overflow, the results are messy; in particular, $sgn(c(A)) \neq sgn(b(A))$ . If $b(A) \geq 1/2$ , overflow will be retained in c(A). ### IMPLIED ADDRESS CODES | Implied-<br>Address<br>Code | Actual<br>Operation<br>Code | Register<br>(If appli-<br>cable) | Word<br>as as-<br>sembled | NOTE | |-----------------------------|-----------------------------|---------------------------------------|---------------------------|------| | 2011 | (3C | A | 40000 | • | | COM | CS | A | 40000 | | | DCOM | DCS | A | 40001 | X | | DDOUBL | DAS | Α | 20001 | | | DOUBLE | AD | $\mathbf{A}$ | 60000 | | | DTCB | DXCH | Z | <b>52</b> 006 | | | DTCF | DXCH | FB | 5 <b>2</b> 005 | | | EXTEND | TC | | 00006 | S | | INHINT | TC | | 00004 | S | | NOOP | TCF | | 1 (I+1) | F | | NOOP | CA | Α | 30000 | E | | OVSK | TS | Α | 54000 | | | RELINT | TC | | 00003 | S | | RESUME | INDEX | BRUPT- | 50017 | R | | RETURN | TC | Q | 00002 | | | SQUARE | MP | <b>A</b> | 70000 | X | | TCAA | TS | Z | 54005 | | | XLQ | TC | L = = = | 00001 | | | XXALQ | TC | <b>A</b> | 00000 | | | ZL | LXCH | / <del>原数</del> / <sup>2</sup><br>(2) | 22007 | | | ZQ | QXCH | 99 | <b>22</b> 007 | X | ### NOTE EXPLANATION: | $\mathbf{E}$ | Applies when I | (location of | instruction) | is in | erasable | memory. | |--------------|----------------|--------------|--------------|-------|----------|---------| |--------------|----------------|--------------|--------------|-------|----------|---------| F Applies when I is in fixed memory. - R Special RESUME hardware responds to address 0017. - S Special Indicator-setting hardware responds to addresses 0003, 0004, and 0006. - X Extracode instruction. Fig. 5 # IMPLIED ADDRESS CODES (By Actual Code) | | | | * Company of the Comp | | |-----------------------------|----------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------| | Actual<br>Operation<br>Code | Register<br>(If ap-<br>plicable) | Word as assembled | Implied-<br>Address<br>Code | NOTE<br>(See<br>Fig. 5) | | TO. | A | 00000 | XXALQ | 4. | | TC | | | | | | TC . | L | 00001 | XLQ | | | TC . | Q | 00002 | RETURN | | | TC | | 00003 | RELINT | S | | TC | | 00004 | INHINT | S | | TC | | 00006 | EXTEND | S | | TCF | | 1 (I+1) | NOOP | F | | DAS | A | 20001 | DDOUBL | | | LXCH | | 22007 | ZL | • | | Α | . <b>A</b> | 30000 | NOOP . | E | | CS | Α | 40000 | COM | | | INDEX | BRUPT | 50017 | RESUME | R | | DXCH | FB | <b>52</b> 005 | DTCF | | | DXCH | Z | 52006 | DTCB | | | TS | Α | 54000 | OVSK | | | TS | <b>Z</b> | 54005 | TCAA | | | AD | A | 60000 | DOUBLE | • | | QXCH | | 22007 | ZQ | х | | DCS | Α | 40001 | DCOM | X | | MP | Α | 70000 | SQUARE | X | Fig. 6 Code 02. I: ZL Zero L 2 MCT QC 1 Set c(L) = +0; K = 0007 Take next instruction from I + 1. Remarks: This code and its companion ZQ depend on two properties of address 0007: no storage is associated with it, and references to it (in fact, to any of 0000-0007) are not checked for good parity. Address 0007 is therefore a generally usable source of zeros. Code 03 I: NOOP No Operation (Erasable) 2 MCT K = 0000 Take next instruction from I + 1. Remarks: This is how NOOP is assembled when I is in erasable memory. Code 04. I: COM Complement c(A) 2 MCT K = 0000 Set c(A) = -b(A); Take next instruction from I + 1. Remarks: All 16 bits are complemented. Code 05. I: RESUME Resume Interrupted Program 2 MCT QC 0 Set c(Z) = c(0015); K = 0017 Use c(0017) as the next instruction. Code 05. I: DTCF Double Transfer Control, 3 MCT QC 1 Switching F bank K = 0004 Set c(A, L) = b(FB, Z); Set c(FB, Z) = b(A, L); Take next instruction from I + 1. Remarks: A double-precision address constant format, 2 FCADR, is defined for use with DTCF. Code 05. I: DTCB Double Transfer Control 3 MCT QC 1 Switching Both Banks K = 0005 Set c(A, L) = b(Z, BB); Set c(Z, BB) = b(A, L); Take next instruction from I + 1. Remarks: A double-precision address constant format, 2 BCADR, is defined for use with DTCB. Code 05. I: OVSK Overflow Skip 2 MCT QC 2 Do not change c(A); K = 0000 If + overflow in c(A), take next instruction from I + 2; If no overflow in c(A), take next instruction from I +1. Code 05. I: TCAA Transfer Control to 2 MCT QC 2 Address in A K = 0005 If + overflow in b(A), set c(A) = +1; Take next instruction from the location whose address is in bits 12-1 of b(A). Remarks: The perils associated with TCAA in Mod 3C and Block I AGC do not exist in Block II AGC. Code 06. I: DOUBLE Double c(A) 2 MCT K = 0000 Set c(A) = b(A) + b(A); Take next instruction from I + 1. Remarks: See remarks on overflow under DDOUBL. Code 12. I: ZQ Zero Q 2 MCT QC 1 Set c(Q) = +0; K = 0007 Take next instruction from I + 1. Remarks: See under ZL. Code 14. I: DCOM Double Complement 3 MCT K = 0000 Set c(A, L) = -b(A, L); Take next instruction from I + 1. Remarks: All 32 bits of A and L are complemented. Code 17. I: SQUARE Square c(A) 3 MCT K = 0000 Set $c(A, L) = b(A) \times b(A)$ Take next instruction from I + 1. Remarks: Results are messy if b(A) contains + overflow. ### Unprogrammed Sequences Some of the actions performed by the computer are not programmed but occur in response to external events. The categories of these unprogrammed sequences are shown in Fig. 7. Interrupt is inhibited if an interrupt has occurred after the latest RESUME, or an INHINT has occurred after the latest RELINT, or c(A) contains + overflow. Otherwise interrupt may occur before any basic (non-extracode) instruction except RELINT, INHINT, or EXTEND. RUPT Interrupt Program 3 MCT Set c(0015) = b(Z); Set c(0017) = the postponed instruction; Take next instruction from the location whose address is permanently associated with the cause of the interrupt, and proceed from there. Inhibit further interrupt until RESUME. Remarks: See also remarks under INHINT. Counter increments and decrements, serial-parallel conversion steps, and GSE interface transactions are lumped together under the name of counter interrupts because they perform limited tasks by snatching one or two memory cycles and then let the computer continue. They can occur before any instruction except RELINT, INHINT or EXTEND. ### UNPROGRAMMED SEQUENCES | Program Interrupt | RUPT | |---------------------------------------------|---------------------------| | Counter Increment/Decrement | PINC PCDU MINC MCDU | | | DINC | | Serial-Parallel Conversion (and vice-versa) | SHINC<br>SHANC | | Ground Support Interface | INOTRD<br>INOTLD<br>FETCH | | | STORE | | Manual Override | GOJ<br>TCSA J | Fig. 7 PINC Plus Increment 1 MCT Set c(CTR) = b(CTR) + 1; If + overflow, set c(CTR) = +0 and set up an interrupt if CTR = T3, T4 or T5 or set up a PINC for T2 if CTR = T1. Remarks: This sequence and its priority chain effects are shared by the instruction INCR. **PCDU** Plus Increment (CDU) 1 MCT Set c(CDUCTR) = b(CDUCTR) + 1 in two's complement modular notation. Remarks: Incrementing in two's-complement modular notation transforms 77777 into 00000 and 37777 into 40000, and is otherwise like one's-complement. INCR never acts like PCDU. PCDU and MCDU replace PINC and MINC for counters 0032-0036. MINC Minus Increment 1 MCT Set c(CTR) = b(CTR) - 1; If - overflow, set c(CTR) = -0. MCDU Minus Increment(CDU) 1 MCT Set c(CDUCTR) = c(CDUCTR) - 1 in twos complement modular notation. Remarks: Transforms 40000 into 37777 and 00000 into 77777. See remarks under PCDU. DINC Diminishing Increment 1 MCT If c(CTR) > +0, set c(CTR) = b(CTR) - 1 and emit signal POUT (Plus Output); If c(CTR) < -0, set c(CTR) = b(CTR) + 1 and emit signal MOUT (Minus Output); If $c(CTR) = \pm 0$ , leave c(CTR) unchanged and emit signal ZOUT (Zero Output & turn off DINC request). Remarks: Used to generate output pulse trains and to count down T6. Values to be counted down by DINC might be developed by the instruction MSU from a desired and an actual CDU angle. This sequence is shared by the instruction DIM, but without POUT, MOUT and ZOUT. SHINC Shift Increment . 1 MCT Set c(CTR) = b(CTR) + b(CTR); If + overflow, set the priority chain station for this counter. Remarks: SHINC and SHANC are used to convert incoming serial bit streams into words for parallel access, and to convert words to outgoing serial bit streams. SHANC Shift and Add Increment 1 MCT Set c(CTR) = b(CTR) + b(CTR) + 1; If + overflow, set the priority chain station for this counter. Remarks: See under SHINC. INOTRD In/Out Read to GSE 1 MCT Accept a channel address from the Ground Support Equipment and place the contents of the addressed input/output channel on the GSE data busses. INOTLD In/Out Load from GSE 1 MCT Accept a channel address from the Ground Support Equipment and write the contents of the GSE data busses into the addressed input/output channel. FETCH Fetch from Memory to GSE 2 MCT Accept from the Ground Support Equipment a setting for either FB or EB and an address for the corresponding memory, and place the contents of the addresses location on the GSE data busses. Do not edit if the address is 0020-0023. Then restore b(BB). STORE Store in Memory from GSE 2 MCT Accept from the Ground Support Equipment a setting for EB and an address in erasable memory, and write the contents of the GSE data busses into the addressed location. Then restore b(BB), unless the location stored into is BB itself. The manual override instructions can occur at any time because they are not obliged to preserve the state of the computer. GOJ Go Jam 2 MCT Set c(Q) = b(Z); Take next instruction from location 4000 and proceed from there. TCSAJ Transfer Control to Specified 2 MCT Address Jam Take next instruction from the location whose address is on the Ground Support Equipment data busses, and proceed from there. ### Address Constant Formats The address constants available for Block II programming are considerably different than for Block I. A summary of them follows. The EBANK= code is also discussed. ADRES Address REMADR Remote Address GENADR General Address Each of these codes creates a single precision constant word identical to the instruction word that would have resulted if the opcode had been TC. ADRES requires the location and address values to be in the same F - Bank if both are in F - Banks and to be in the same E - Bank if both are in E - Banks. REMADR requires the location and address values to be in different F - Banks if both are in F - Banks and to be in different E - Banks if both are in E - Banks. GENADR doesn't care. ### CADR FCADR ### (Fixed) Complete Address These codes are synonymous. The address value must be in an F - Bank. The resulting single precision constant word equals the pseudo-address value minus octal 10000. Bits 15-11 equal the F - Bank number and bits 10 - 1 equal the relative location of the address in that bank. #### ECADR ### Erasable Complete Address The address value must be erasable, 0000-3777, and the resulting single precision word equals the the eleven bit pseudo-address. Bits 15-12 = 0. #### EBANK= #### Erasable Bank Declaration This code does not generate an AGC word. It informs the assembler of which E-Bank the programmer intends subsequent E-Bank addresses to be in. For basic instructions and interpretive address words, the assembler complains wherever an address is equivalent to a location in a different E-Bank. If the EBANK= code is followed by\* a BBCON, 2BCADR or 2CADR code, this EBANK= value is good only for that one subsequent code, and then the previous EBANK= setting is restored. This is called a "one-shot EBANK= declaration". <sup>\* &</sup>quot;followed by" means with no instructions, interpretive opcode words, or address constants intervening. BBCON Both Bank Constant This code generates a single precision constant word intended as data to be placed in the BB central register. The address value must be a fixed memory location or it must be equivalent to a valid F-Bank number, (range 0-27 now, 0-43 later). Bits 15-11 of the resulting word equal the address bank number (fixed - fixed being banks 2 and 3). Bits 10 - 4 are zeros. Bits 5 - 1 equal the current EBANK= code. 2CADR 2BCADR Double Complete Address Including a BBCON These codes are synonymous. This code is intended to be used as the operand of a DTCB (DXCH Z) instruction. Two constant words are generated by this code. The first word is formed under the rules for GENADR. If the address value is in fixed memory, the second word is formed under the rules for BBCON. For an erasable address the second word becomes 0000x where x = the address' octal code EBANK number in the range 0 - 7. 2FCADR Double Complete Address Including an FCADR This code's address value must be in fixed memory. The code is intended as an operand of a DTCF (DXCH FB) instruction. Two constant words are generated by this code. The first word is formed under the rules for FCADR, and second under the rules for GENADR. Exception: both words are GENADRs if address value is in fixed fixed. ### Control Pulse Definitions To understand the control pulses and the pulse sequences, it is necessary to know the unaddressable central registers: G Memory Local Register Bits 1 - 16 In an MCT in which erasable memory is cycled, the word from memory appears in G by the 5th microsecond (time 5 of 12 times) of the MCT. If it is left there through time 12, it is restored exactly as it was read out. If a new value is written into G before time 10, that becomes the new value in the memory location. When fixed memory is cycled, the word appears in G by time 7. WL Write Lines or Busses Bits 1 - 16 These are the normal medium of communication among central registers, although some private lines exist. В General Buffer Register Bits 1 - 16 The B register always holds the instruction word at the beginning of each instruction. C Complement Output of B Bits 1 - 16 Not a separate storage. Each bit of C is the opposite of the corresponding bit of B. Y Primary Adder Input Bits 1 - 16 Has conventional and doubling inputs. X Secondary Adder Input Bits 1 - 16 Fed by private line from A and from constant generators. U Adder Output Bits 1 - 16 Exists as a function of c(X) and c(Y) - has no storage of its own. S Address Selection Register Bits 1 - 12 Holds the address of a fixed memory location from time 8 of the preceding MCT through time 7 of the current MCT, or holds (in bits 1 - 10) the address of an erasable memory location from time 1 through time 7 of an MCT. Holds the operation code during execution of each instruction. Bit 15 is the extracode bit. SQ is aided by a three-bit stage counter and two branch flip-flops. A stage counter value of 2 selects the standard fetch-next-instruction subinstruction, regardless of the c(SQ) and the branch bits. Sequence selection by SQ is suppressed during counter interrupts by a signal called INKL. A2X COPY A1-16 INTO X1-16 BY PRIVATE LINE. B15X SET BIT 15 UF X TO 1. CI INSERT CARRY INTO BIT 1 OF THE ADDER. CLXC CLEAR X CONDITIONAL ON THE OUTCOME OF ISGU. X IS CLEARED IF BR1 = 0. USED IN DIVIDE. DVST CAUSE DIVIDE STAGING BY A SIMPLE RULE. ALSO PERMIT STAGING TO OCCUR AT TIMES OF DIVIDE CYCLES. EXT SET THE EXTEND FLIP FLOP. G2L5 COPY G4-15-16-1 INTO L1-12-16-15- KRPI RESET INTERRUPT PRIORITY CELL. L16 SET BIT 16 OF L TO 1. L2GD COPY L1-14-16 INTO G2-15-16 -- ALISO MCRO INTO G1. MONEX SET BITS 2-16 OF X TO ONES. MOUT NEGATIVE RATE OUTPUT PULSE. NEACOF PERMIT END AROUND CARRY AFTER END OF MP3. NEACON INHIBIT FND AROUND CARRY UNTIL NEACOF. NISQ NEXT INSTRUCTION IS TO BE LOADED INTO SQ. ALSO FREES CERTAIN RESTRICTIONS- PERMITS INCREMENTS AND INTERRUPTS. PIFL WHEN LIS = 1. BLOCK WRITING INTO YI ON A WYD. PONEX SET BIT 1 OF X TO 1. POUT POSITIVE RATE OUTPUT PULSE. PTWOX SET BIT 2 OF X TO 1. R15 PLACE OCTAL 000015 ON WL.5. PLACE OCTAL 177776 = -1 ON WL'S. PLACE OCTAL 000006 ON WRITE LINES. RA READ A1-16 TO WL1-16. RAD PEAD ADDRESS OF MEXT CYCLE. THIS APPEARS AT THE END OF AN INSTRUCTION AND MORMALLY IS INTERPRETED AS RG. IF THE MEXT INSTRUCTION IS TO BE A PSFUDO CODF (INHINI . FELINI . EXTEND) . IT IS INSTEAD INTERPRETED AS RZ ST2. READ B1-16 TO WL1-16. RB1 PLACE OCTAL 000001 ON THE WL'S. RBIF PLACE OCTAL 000001 ON THE WL'S CONDITIONAL ON THE OUTCOME OF ISGU. PBIF IF BRI=1. RB2 PLACE OCTAL 000002 ON THE WL'S. RBBK READ THE BB (BOTH BANK) CONFIGURATION ONTO THE WRITE LIMES. I.E. FB 9-11 TO WL 1-3 AND FB 11-14.16.16 TO WL 11-14-15-16- RC READ THE CONTENT OF B INVERTED: C1-16 TO WL1-16. RCH PEAD THE CONTENT OF THE INPUT OR OUTPUT CHANNEL SPECIFIED BY THE CURRENT CONTENT OF 5: CHANNEL BITS 1-14 TO WL1-14. AND BIT 16 TO WL15.16. CHANNELS 1 AND 2 READ AS RL AND RQ. RG READ G1-16 TO WL1-16. READ L1-14 TO WL1-14. AND L16 TO WL15 AND 16. READ LOW 10 BITS OF B TO WL 1-10. READ Q1-16 TO WL1-16. RRPA READ THE ADDRESS OF THE HIGHEST PRIORITY INTERRUPT REQUESTED. RSC READ THE CONTENT OF CENTRAL STORE DEFINED BY THE ADDRESS CURRENTLY IN S: CENTRAL STORE BITS 1-16 ARE COPIED TO WL1-16. READ THE ADDRESS OF HIGHEST PRIORITY COUNTER REQUEST. RSTRT PLACE OCTAL 004000 = BLOCK 2 START ADDRESS ON WLIS. RSTSTG RESET THE DIVIDE TO3 STAGING CONDITION. RU READ U1-16 TO WL1-16. PUS READ U1-14 TO WL1-14. AND U15 TO ML15 AND 16. RZ READ 21-16 TO WL1-16. STI SET STAGET HITP FLOP NEXT TIZE ST2 SET STAGEZ FLIP FLOP NEXT T12. STAGE EXECUTE GREY-CODED STAGE ADVANCE COMPUTED BY DVST. TLIS COPY L15 INTO BRI. TMZ TEST WL1-16 FOR ALL ONES (-0) . SET BR2 IF TRUE. TOV TEST FOR + OR - OVERFLOW. SFT BR1.2 TO 00 IF NO OVERFLOW. OI IF + OVERFLOW. 10 IF - OVERFLOW. TPZG TEST CONTENT OF G FOR PLUS ZERO. IF TRUE SET BR2=1. TRSM TEST FOR RESUME ADDRESS ON IMDEX. ST2 IF (S)=0017. TSGN TEST SIGN. COPY WI16 TO BRI. ISGNZ TEST SIGN. COPY WL16 TO BR2. T5GU TEST SIGN OF SUM (U). COPY U16 INTO BRI. UZBBK ADDER BITS 1-3 AND 11-14+16 ARE TRANSFERRED INTO ERASABLE AND FIXED BANKS. THIS PULSE MAY BE INHIBITED BY CTS SIGNAL MONWBK. WA CLFAR AND WRITE WL1-16 INTO A1-16. WALS CLEAR AND WRITE INTO A1-14 FROM WL3-16. CLEAR AND WRITE INTO L13.14 FROM WL1.2. CLEAR AND WRITE INTO A15.16 FROM G16 (IF G1=0) OR FROM WL16 (IF G1=1). WB CLEAR AND WRITE WLI-16 INTO BI-16. WCH CLEAR AND WRITE WL1-14.16.PARITY INTO CHANNEL BITS 1-14.16.PARITY. CHANNELS 1 AND 2 WRITE AS WL AND WQ. THE CHANNEL TO BE LOADED IS SPECIFIED BY THE CURRENT CONTENT OF S. wG CLFAR AND WRITE WL1-16 INTO G1-16 FXCEPT FOR ADDRESSES OCTAL 20-23. WHICH CAUSE EDITING. CLEAR AND WRITE WL1-16 INTO L1-16. | WOVR | TEST FOR OVERFLOW DURING COUNTER INCREMENTS AND PROGRAM INITIATED INCREMENTS (INCR AND AUG). RUPT IF OVERFLOW OCCURS WHEN ADDRESSING CERTAIN COUNTERS. | |--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | <br>พ.ด | CLEAR AND WRITE WLI-16 INTO GI-16. | | w <b>S</b> j | CLEAR AND WRITE WLI-12 INTO 51-12. | | WSC | CLEAR AND WRITE WLI-16 INTO THE CENTRAL REGISTER SPECIFIED BY THE CURRENT CONTENT OF S. BITS | | | 1-16 INTO POSITIONS 1-16. | | wSQ * | CLEAR AND WRITE WL10-14.16 INTO SQ10-14.16. AND COPY THE EXTEND FLIP FLOP INTO SQ15. | | WY | CLEAR Y AND X. WRITE WL1-16 INTO Y1-16. | | WY12 | CLEAR Y AND X. WRITE WL1-12 INTO Y1-12. | | WYD | CLEAR Y AND X. WRITE WL1-14 INTO Y2-15. WRITE WL16 INTO Y16. WRITE WL16 INTO Y1 EXCEPT: | | | (1) WHEN END-AROUND CARRY IS INHIBITED BY MEACON. (2) DURING SHING SEQUENCE. OR | | | (3) PIFL IS ACTIVE AND L15 = 1. | | wZ · | CLEAR AND WRITE WL1-16 INTO Z1-16. | | -1 <i>-</i> | SET BIT 15 OF Z TO 1. | | 215 | | | <b>Z16</b> | SET BIT 16 OF Z TO 1. | | ZAP | ALWAYS IMPLIES RU. G2LS. AND WALS. | | ZIP | ALWAYS IMPLIES AZX AND LZGD. ALSO IF L15.2.1 ARE: | | | L15 L2 L1 READ WRITE CARRY REMEMBER O O O - WY | | | 0 0 1 RB WY | | | 1 0 0 RB WY | | ¢ | 1 1 0 RC WY CI MCRO<br>1 1 1 - WY - MCRO | | ZOUT | NO RATE OUTPUT PULSE. RESET OUTBIT REQUESTING DINC. | THESE PULSES DO NOT APPEAR IN THE PULSE SEQUENCES. | _ | | | | |--------------------------------------------------------------------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OP CODE | EXT | 5016+14=10 | OPERATION | | TC CCS TCF TCF TCF TCF DAS LXCH INCR ADS CA CS INDEX (NDX) DXCH TS XCH AD MASK (MSK) | 000000000000000 | 000<br>001 00<br>001 10<br>001 10<br>001 11<br>010 00<br>010 10<br>010 10<br>010 11<br>011<br>100<br>101 00<br>101 01<br>101 10<br>101 11 | THAMSFER CONTROL ALD PSEUDO-CODES COUNT. COMPARE. AND SKIP THAMSFER CONTROL TO FIXED """"""""""""""""""""""""""""""""""" | | READ<br>WRITF<br>RAND<br>WAND<br>ROR<br>WOR<br>RXOR<br>EDRUPT | 1 1 1 1 1 1 1 1 | 000 00 0<br>000 00 1<br>000 01 0<br>000 01 1<br>000 10 0<br>000 10 1<br>000 11 0 | READ FROM CHANNEL WRITF IN CHANNEL PEAD. "AND" TO A WRITE. "AND" TO CHANNEL PEAD. "OR" TO A WRITE. "OR" TO CHANNEL PEAD. EXCLUSIVE "OR" TO A ED SMALLY'S OWN RUPT ORDER | | DV BZF BZF BZF MSU OXCH AUG DIM DCA DCS INDEX (NDX) SU BZMF BZMF BZMF BZMF | 111111111111111111111111111111111111111 | 001 00<br>001 01<br>001 10<br>001 11<br>010 00<br>010 01<br>010 10<br>010 11<br>100<br>101<br>110 00<br>110 01<br>110 10<br>110 11 | DIVIDE PRANCH ON ZERO TO FIXED """"""""""""""""""""""""""""""""""" | PSFUDO-CODES: RELINT = TC 0003. INHINT = TC 0004. EXTEND = TC 0006. THE TC OPERATION CODE IS SHARED BY THE NON-PROGRAMMARLE SEQUENCES GOJ1 (FOLLOWED BY TCO) AND TCSAJ3 (FOLLOWED BY STD2). ### PULSE SPOUENCES ``` TCO RR WY12 CI 1. RSC WG NISO 2. RZ WQ RU WZ 3. 6. RAD WB WS 8. G0J1 RSC WG 2. RSTRT AS WB 8. TCSAJ3 RSC WG 2• WS WZ ST2 8. CCSO RI 10BR WS RSC WG 2. RG WB TSGN TMZ TP7G 5. RZ WY12 - 00 7. RZ WY12 PONEX 01. 7 . RZ WY12 PTWOX 7. 10 RZ WY12 PONEX PTWOX 7. -11 RU WZ WS 8. 9. RB WG RR WY MONEX CI ST2 10. 00 10. X1 WY STZ RC WY MONEX CI ST? 10. 10 RU WA 11. TCFO RB WY12 CI 1. RSC WG NISQ 2. RU WZ 6. RAD WB WS 8. ``` ``` DASO RLIOBR WS WY12 MONEX CI RSC WG 2. RA WB 3. RI. WA 4. RU WL RG WY AZX RR WA RL WB 8• RU WSC WG TOV 9. RA WY STI 10. 00 RA WY STI PONEX 10. 01 RA WY STI MONEX 10.10 10.11 - RA WY ST1 DAS1 RL10BB WS RSC WG 2. RU WA 3• RG WY AZX. 5. RU WG WSC TOV WA 7• 00 01 WA RBI 7. WA RIC 7. 10 WA 11 7. RZ WS ST2 8. RC TMZ 9. 10. XO WL 11. X1 RU WA LXCH0 RL10BB WS 1. RSC WG 2• RL WB . 3• RG WL 5• RB WSC WG 7. RZ WS ST2 INCRO RL10BB WS - RSC WG 2. RG WY TSGN TMZ TPZG 5• PONEX 6. RU WSC WG WOVR - 7 . 8. RZ WS ST2 ``` ### AD50 | 1. | | RL10BB WS<br>RSC WG | | |-----|-----|---------------------|-----| | 2• | | | | | 5• | | . RG WY A2X | | | 6. | | RU WSC WG | TOV | | 7. | 00 | WA | | | 7. | 01. | WA PB1 | | | 7. | 10 | .WA RIC | | | 7. | 11 | w A | | | 8. | | RZ WS ST2 | | | 9. | | RC TMZ | | | 11. | | RLI WA | | | | | | | ## CAO | 2. | R50 | C W( | 5 | |-----|--------|------|------------| | 7. | ŖG | WB | | | 8. | <br>RZ | WS | <b>ST2</b> | | 9. | RP | WG | | | 10. | RB | WA | | ## **C**50 | 2. | | R50 | . WC | <b>.</b> | |-----|----|-----|------|----------| | 7. | ٠, | RG | WB | | | 8. | | RZ | WS | ST2 | | 9. | | RB | WG | | | 10. | | RC | WA | | ## NDXO | 2• | RSC WG | |-----|--------| | 5. | TRSM | | 7. | RG WB | | 8. | RZ WS | | 9. | RB WG | | 10. | ST1 | ### NDX1 | 1. | RZ WY12 CT | |-----|-------------| | 2• | RSC WG NISQ | | 3• | RP WZ | | 4. | RA WB | | 5• | RZ WA | | 6. | RU WZ | | 7. | RG WY AZX | | 8. | RU WS | | 9• | RR WA | | 10. | RU WB | | | i i | ### . RSM3 | 1. | R15 WS | |----|-------------| | 2. | RSC WG NISO | | 5. | RG WZ | | 6. | RR WG | | 8. | RAD WR WS | ## DXCH0 | 1. | RL10BB W | S | WY12 | MOMEX | CI | |-----|----------|---|------|-------|----| | 2• | RSC WG | | | | | | 3. | RL WB | | | | | | 5. | RG WL | | | | | | 7. | RB WSC W | G | | | | | 8. | RU WS WR | | | • | · | | 10. | ST1 | | | | • | # © DXCH1 | 1. | RLIOBR WS | |----|-----------| | 2. | RSC WG | | 3. | RA WB | | 5. | RG WA | | 7. | RR WSC WG | | 8. | RZ WS ST2 | ## READO | 1. | RLIOBB WS | |----|-----------| | 2. | RA WB | | 3. | WY | | 4. | RCH WR | | 5. | RR WA | | 6. | · RA WB | | R. | RZ WS ST2 | ## WRITEO | 1. | RLIOBB WS | |----|-----------| | 2. | RA WB WG | | 3. | WY | | 4. | RCH WB | | 5. | RA WCH | | 6. | RA WB | | 8. | RZ WS ST2 | ### RANDO | 1. | RL10BB W5 | |---------------|-----------| | 2. | RA WB | | 3. | RC WY | | 4. | RCH WB | | 5. | RC RU WA | | 6. | RA WB | | 7. | RC WA | | 8. | RZ WS ST2 | | <del></del> - | • | ### WANDO | 1. | RLIDBB WS | |----|-----------------------------------------| | 2. | RA WB | | 3. | RC WY | | 4. | RCH WB | | 5. | RC RU WA | | 6. | RA WB | | 7. | RC WA WCH | | 8. | RZ WS ST2 | | 0. | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | ### RORO | 1 | RI LOBP WS | |----|------------| | 2. | RA NO | | 3. | RP WY | | 4. | RCH AR | | 5• | RB RU WA | | 6. | RA WB | | 8. | RZ WS ST2 | ## WORO | 1. | RLICHB WS | |-----|--------------| | 2 • | RA WB | | 3. | RP WY | | 4. | RCH WR | | 5. | RR RU WA WCH | | 6. | RA WB | | 8• | RZ WS ST2 | ## RXORO | 1• | RLIGBE WS | |-----|-----------| | 2• | RA WB | | 3. | RC PCH WY | | 4. | RCH WB | | 5• | RA RC WG | | 7• | RG WB | | 8• | RZ W5 ST2 | | 9• | RC WG | | 10. | RU WB | | 11. | RC RG WA | ## RUPTO | 1.• | R15 WS | |-----|--------| | 2. | RSC WG | | 9. | RZ WG | | 10. | ST1 | ### RUPT1 | 1. | R15 R82 W5 | |----|------------| | 2. | RSC WG | | 3. | RRPA WZ | | 8. | RZ WS ST2 | | 9. | RB WG KRPT | DVO ``` RA WB TSGN TMZ 1. RC WA TMZ DVST 0 X 2. DVST 2. 1 X . RU WB STAGE 3. DV1 ΧO RL WB 4. X 1 RI WB TSGM 4. RR WY B15X 0 X 5. RC WY B15X Z16 5. 1 X RU WL TOV 6. RG RSC WB TSGN 7. RA WY PONEX ΧO 8• RA WY X1 8• RR WA 9. 0 X RC WA Z15 1 X 9. RU WB 10. RL WYD 11. RU WL 12. 1. L2GD PB WYD A2X PIFL RG WL TSGU DVST CLXC 2• 0 X RG WL TSGU DVST RRIF 2• 1 X RU WB STAGE 3. DV3 L2GD RB WYD AZX PIFL 4. RG WL TSGU CLXC 5• 0 X RG WL TSGU RB1F 5. 1 X RU WB 6. L2GD RB WYD AZX PTFL 7. RG WL TSGU CLXC 0X 8. RG WL TSGU PB1F 8. 1 X RU WB 9. L2GD RB WYD A2X PIFL 10. RG WL TSGU CLXC 0 X 11. RG WL TSGU RB1F 1 X . 11. RU WB 12. L2GD RB WYD A2X PIFL 1 • RG WL TSGU DVST CLXC 2. 0 X RG WL TSGU DVST RBIF 2. 1 X RU WB STAGE 3. ``` ``` DV7 L2GD RB WYD AZX PIFL RG WL TSGU CLXC OX. RG WL TSGU RB1F 1 X 5. RU WB 6. LZGD RB WYD AZX PIFL 7. RG WL TSGU CLXC OΧ 8 • RG WL TSGU RHIF 1 X 8. RU WB 9. L2GD RB WYD AZX PIFL 10. RG WL TSGU CLXC 11. OX RG WL TSGU RBIF 11. 1X RU WB 12. LZGD RB WYD AZX PIFL 1. RG WL TSGU DVST CLXC RG WL TSGU DVST RR1F OX 2. 1 X 2. RU WB STAGE 3. DV.6 LZGD RB WYD AZX PIFL 4. RG WL TSGU CLXC 5. OX RG WL TSGU RBIF 5. 1 X RU WB 6 L2GD RR WYD AZX PIFL 7. RG WL TSGU CLXC B. OX . RG WL TSGU PB1F 8. 1X RU WB 9. L2GD RB WYD A2X PIFL 10. RG WL TSGU CLXC 11. OX RG WL TSGU RB1F 11. 1X RU WB 12. LZGD RB WYD AZX PIFL 1. RG WL TSGU DVST CLXC 2. OX RG WL TSGU DVST RB1F 1 X 2. RU WB STAGE 3. DV4 RU WB STAGE 3. LZGD RB WYD AZX PIFL 4. RG WB WA TSGU CLXC OX 5. RG WB WA TSGU RB1F - 1 X RZ TOV 6. RC WA 01 7. RC WA 1 X 7. RZ WS ST2 TSGN RSTSTG 8. RU WB WL 9. RC WL ``` 10. OX #### BZFO RA WG TSGN TMZ 1. TPZG 2. RSC WG **3** • RR WY12 CI 5. X1 X1 RU WZ 6. RZ WS ST2 ΧO 8• X1 RAD WB WS NISO #### MSUO RL10BB WS 1. RSC WG -2. RG WB 5• RC WY CI A2X 6. RUS WA TSGN 7. R7 WS 5T2 8. RB WG 9. RA WY MONEX 10. 1X RUS WA 11. #### **OXCHO** 1 • RL10BR WS 2 • RSC WG 3 • RQ WB 5 • RG WQ 7 • RP WSC WG 8 • RZ WS STZ #### AUGO RLIOBB WS 1. RSC WG 2. RG WY TSGN TMZ TPZG 5• PONEX: 6. 0 X MONEX 1 X 6. RU WSC WG WOVR 7. RZ WS ST2 8. #### DIMO RL10BB WS 1. RSC WG 2. RG WY TSGN TMZ TP7G 5. MONEX. .00 6. **PONEX** 10 6. RU WSC WG WOVR 7• RZ WS ST2 8. #### DCAO RP WY12 MONEX CI 1. RSC 4G 2• RG WB 7. 8• RU WS HP WG 9. RP. WL STI 10. DCA1 2. RSC AG 7. RG WB RZ WS ST2 8• 9. RR WG 10. RB WA DC50 RR WY12 MONEX CT 1. RSC. WG 2• 7. RG WB RU WS 8• 9. RB WG RC WL ST1 10. DC51 RSC WG 2. RG WB RZ WS ST2 RR WG RC WA 7. 8• 9. 10. ### NDXXO | 2. | RSC WG | |-----|--------| | 7. | RG WB | | 8 • | R7 W5 | | 9. | RE WG | | 10. | ST1 | ## NDXX1 | 1. | RZ WY12 CI | |-----|-------------| | 2 • | RSC WG NISO | | 3• | RB WZ | | 4. | RA WB | | 5. | RZ WA | | 6. | RU WZ | | 7. | RG WY AZX | | 8 | RU WS | | 9 | RR WA | | 10. | RU WB EXT | #### SUO | .2 • | . RSC WG | |------|-----------| | 7. | RG WB | | 8 • | RZ WS ST2 | | 9• | RP WG | | 10. | RC WY AZX | | 11. | RU WA | ### BZMFO | 1 • | | RA WG TSGN TMZ<br>TPZG | |-----|-----|------------------------| | 3. | | RSC WG | | 5• | 01 | RB WY12 CI | | 5. | 10 | RE WY12 CI | | 5. | 11 | RP WY12 CI | | 6. | 01 | RU WZ | | 6• | 10 | RU WZ | | 6. | 11 | RU WZ | | 8• | 00 | RZ WS ST2 | | 8. | 01. | RAD WE WS NISO | | 8. | 10 | RAD WE WS NISQ | | 8. | 11 | RAD WB WS NISO | ``` MPO RSC AG 2• 3. RA WB TSGN RR WL 0 X 4. RC WL 4. 1 X RG WB TSGM2 7. RZ WS 8. RR WY 00 9. RB WY CI . 9. 01 RC WY CI 9. 10 9. 11 RC WY RU WB TSGM STI NEACON. 10. 11. 0X WA 11. 1X - WA RB1 R1C 116 MP1 ZIP ZAP 2 • ZIP ZAP ZIP 5. ZAP ZIP ZAP 8 • ZIP 9. ZAP ST1 ST2 10. 11. ZIP . MP3 ZAP 1 • ZIP NISQ 2. ZAP 3∙ RSC WG RZ WY12 CI 5. RU WZ TL15 NFACOF 6. RB WY AZX 7. 1X RAD WB WS 8• RA 9. RL. 10. 11 • 1X RU WA STD2 RZ WY12 CI 1. RSC WG NISQ 2. RÙ WZ 6. ``` RAD WB WS #### PINC RSCT WS 1. RSC WG RG WY TSGN TMZ TPZG 5• PONEX 6. RU WSC WG WOVR 7. RB WS PCDU RSCT WS 1 • RSC WG 2. RG WY TSGN TMZ TP7G 5. CI 6. RUS WSC WG WOVR 7. RB WS 8. MINC RSCT WS 1. RSC WG 2• RG WY TSGN TMZ TPZG 5. MONEX 6. RU WSC WG WOVR 7. RR WS 8. MCDU RSCT WS 1. RSC WG 2. RG WY TSGN TMZ TPZG 5• MONEX CI 6. RUS WSC WG WOVR 7. RB WS 8. DINC RSCT WS 1. RSC WG 2. RG WY TSGN TMZ TPZG. 5• MONEX POUT 6. 00 PONEX MOUT 10 6. X1 ZOUT 6. RU WSC WG WOVR RP WS 7. 8. ### SHINC ### SHANC 1. RSCT WS 2. RSC WG 5. RG WYD TSGN CI 7. RUS WSC WG WOVR 8. RB WS #### INOTED ### INOTLD ### FETCHO! 1. R6 W5 2. R5C NG WY ST1 4. NSC 8. W5 ### FETCH1 ### STORFO 1. R6 W5 2. R5C AG WY ST1 4. W5C 8. W5 ### STORE1 2. RSC WG 4. WSC 7. RG 8. RR WS U2BBK 9. WG 10. RBBK #### AGC BLOCK II MEMORY ORGANIZATION AND ADDRESSING PSFUDO 00 000 **ECADR** 0.000 EB SREG X 0 000 EB SREG\* 0 1 400 **PSEUDO** 00 400 ECADR 0 400 2 000 EB SREG X 0 400 WORDS\*\* EB SREG\* 1 1 400 **PSEUDO** 01 000 ERASABLE **ECADR** 1 000 MEMORY EB SREG X 1 000 400 (OCTAL) EB .SREG\* 2 1 400 WORDS PER **PSEUDO** 01 400 **PSEUDO** 02 000 PSEUDO 02 400 PSEU00 **PSEUDO** 0B 400 BOX ECADR 1 400 **ECADR** 2 000 ECADR 2 400 **ECADR** 3 0000 ECADR 3 400 EB SREG 3 1 400 EB SREG 4 1 400 EB SREG 5 1 400 EB SREG 6 1 400 EB SREG 7 1 400 10 000 PSELIDO OM (XX) WORDS\*\* FIXED MEMORY 2 000 (OCTAL) EXT FB SREG X XX 4 000 WORDS PER EXT FB SREG\* X 02 2 000 BOX PSEUDO . 06 000 6 000 WORDS \*\* EXT FB SREG X XX 6 000 EXT FB SREG\* X 03 2 000 **PSEUDO** 10 800 **PSEUDO** 12 000 **PSEUDO PSEUDO** 20 000 **PSEUDO** 66 000 FCADR 00 000 FCADR 02 000 ADDRESSES FCADR 10 000 FCADR 56 000 EXT FB SREG X 00 2 000 EXT FB SREG X 01 2 000 14 000 - 17 777 EXT FB SREG X 04 2 000 EXT FB SREG X 27 2 000 NON-EXISTENT **PSEUDO** 70 000 **PSEUDO** 106 000 **PSEUDO** 110 000 **PSEUDO** 116 020 FCADR 60 000 **FCADR** 76 000 **FCADR** 60 000 "SUPER BANK O" "SUPER BANK 1" EXT .FB SREG 1 30 2 000 **FCADR** EXT FB SREG 1 33 2 000 66 030 EXT FB SREG 0 30 2 000 \*\* OCTAL WORD COUNT ADDRESSABLE WITHOUT CHANGING ANY BANK BITS. EXT FB SREG 0 37 2 000 <sup>&</sup>quot; NOT PREFERRED